# Введение в Vivado HLS Tool CLI Flow 2020.1

## **Abstract**

This lab introduces how to perform basic actions in the Vivado® HLS command prompt.

# **Objectives**

After completing this lab, you will be able to:

- Create a new project in the Vivado HLS tool CLI
- Simulate a C design by using a self-checking test bench
- Synthesize the design
- Simulate an RTL design by using a C test bench
- Implement the design

#### Introduction

This lab introduces the major features of the Vivado® High-Level Synthesis (HLS) tool Command Line Interface (CLI) flow. You will use the Vivado HLS tool in CLI mode to create a project. You will also simulate, synthesize, and implement the design provided.

## **General Flow**



Browse to the *C*:\*Xilinx\_trn\HLS\_2020\lab2\_hls\_cli\_flow/source* directory using Windows Explorer and open **lab2.c** file, which is the source code for the lab, and **lab2\_test.c** file, which is the source code for the test, with your preferred text editor. Explore the C code to understand algorithm and data dependencies.

```
#include <stdio.h>
 2
 3
     int main() {
 4
         char inArr_a[4] = \{10,10,10,10\};
 5
         char inArr_b[4] = \{10, 10, 10, 10\};
 6
         int expRes = 400;
 7
         int gotRes;
8
         int pass = 0;
 9
10
11
         for (int i = 0; i < 3; i++) // Call the function for 3 transactions
12
13
             gotRes = lab2(inArr_a, inArr_a);
14
15
             if (expRes != gotRes) // Test the output against expected results
16
               fprintf(stdout, " expected %d != got %d ERROR\n", expRes, gotRes);
17
18
               pass = 1;
19
             }
20
             else
21
               fprintf(stdout, " expected %d == got %d PASS \n", expRes, gotRes);
22
23
24
         }
25
26
27
         if (pass == 0)
28
             fprintf(stdout, "-----\n");
29
30
             return 0;
31
         }
32
         else
33
             fprintf(stderr, "------------\n");
34
35
             return 1;
36
37
     };
```

# **Creating a Vivado HLS Tool Project**

Step 1

In this step, you will create a new Vivado HLS tool project, add source files, and provide solution settings for the default solution using the Vivado HLS tool command prompt. Later, you will open the created project in the Vivado HLS tool GUI to have a quick review of the settings were applied.

- 1-1. Launch the Vivado HLS tool command prompt and change the directory to the C:\Xilinx\_trn\HLS\_2020\lab2\_hls\_cli\_flow working directory.
- 1-1-1. For Windows 10: Start > Xilinx Design Tools > Vivado HLS 2020.1 Command Prompt.

**Figure 1: Vivado HLS Command Prompt** 

1-1-2. Enter the following command to change the directory to the current working directory:

cd C:\Xilinx\_trn\HLS\_2020\lab2\_hls\_cli\_flow

Figure 2: Changing the Directory

- 1-2. Write the commands to create a new project, associate source files, and configure solution settings.
- 1-2-1. Browse to the *C*:\*Xilinx\_trn\HLS\_2020\lab2\_hls\_cli\_flow* directory using Windows Explorer and open **lab2.tcl** with your preferred text editor.
- **1-2-2.** Insert the following command at line no. 2 of *lab2.tcl* to create a new project named *lab2\_prj*:

```
1 # Insert the command to create new project
2 open_project -reset lab2_prj
```

#### **Question 1**

What does the –reset switch do in the previous command?

1-2-3. Enter the following command to specify *lab2* as a top-level function to be synthesized in the design:

```
4 # Insert the command to specify the top-level function
5 set_top lab2
```

1-2-4. Enter the following command to add *lab2.c* as a design source file to the project:

```
7 # Insert the command to add design file
8 add_files ./source/lab2.c
```

#### **Question 2**

How does the above command differ from adding test bench files to the project?

1-2-5. Enter the following commands to associate *lab2\_test.c* as test bench source files to the project:

```
10 # Insert the command to add testbench file
11 add_files -tb ./source/lab2_test.c
```

1-2-6. Enter the following command to create the solution, named *solution1*, to the project:

```
# Insert the command to create the solution named solution1
open solution -reset "solution1"
```

1-2-7. Insert the command to associate the *xa7a12tcsg325-1Q* device to the solution:

```
# Insert the command to associate the device to the solution1
set_part {xa7a12tcsg325-1Q}
```

1-2-8. Insert the commands to associate the clock with a 6ns period to the solution1:

```
# Insert the command to associate clock period to the solution1
create_clock -period 6 -name clk
set_clock_uncertainty 0.1
```

After writing the above commands, the completed part of *lab2.tcl* file should look like the figure below.

```
# Insert the command to create new project
    open project -reset lab2 prj
3
   # Insert the command to specify the top-level function
5 set_top lab2
7 # Insert the command to add design file
8 add_files ./source/lab2.c
10 # Insert the command to add testbench file
   add_files -tb ./source/lab2_test.c
11
12
13 # Insert the command to create the solution named solution1
   open_solution -reset "solution1"
14
15
16 # Insert the command to associate the device to the solution1
   set_part {xa7a12tcsg325-1Q}
17
18
19
   # Insert the command to associate clock period to the solution1
    create_clock -period 6 -name clk
20
    set_clock_uncertainty 0.1
```

Figure 3: lab2.tcl with Project Information

- 1-2-9. Save the lab2.tcl file.
- 1-2-10. Exit the text editor to close the Tcl file.
- 1-3. Run the *lab2.tcl* file to create the project and open the created project in the Vivado HLS tool GUI.
- 1-3-1. Enter the following command in the Vivado HLS tool command prompt to run the *lab2.tcl* file:

#### vivado\_hls -f lab2.tcl

```
Tivado HLS Command Prompt - vivado_hls -flab2.tcl

= Vivado HLS Command Prompt
= Available commands:
= vivado_hls,apcc.gcc,g++,make

Microsoft Windows [Version 10.0.19041.508]
(c) Kopnopaция Maйκpocoфт (Microsoft Corporation), 2020. Bce права защищены.

C:\xilinx\vivado\2020.1>cd c:\xilinx_trn\HLS_2020\lab2_hls_cli_flow

C:\xilinx_trn\HLS_2020\lab2_hls_cli_flow>vivado_hls -f lab2.tcl

******* Vivado(TM) HLS - High-Level Synthesis from C, C++ and SystemC v2020.1 (64-bit)

****** WB uild 2902540 on Wed May 27 19:54:49 MDT 2020

**** IP Build 2902512 on Wed May 27 22:43:36 MDT 2020

*** Copyright 1986-2020 xilinx, Inc. All Rights Reserved.

Source C:\xilinx/vivado\2020.1/scripts/vivado_hls/hls.tcl -notrace
INFO: [HLS 200-10] Running 'c:\xilinx/vivado/2020.1/bin/unwrapped/win64.o/vivado_hls.exe'
INFO: [HLS 200-10] In directory 'c:\xilinx_trn/HLS_2020/lab2_hls_cli_flow'
Sourcing Tcl script 'lab2.tcl'
INFO: [HLS 200-10] Creating and opening project 'c:\xilinx_trn/HLS_2020/lab2_hls_cli_flow/lab2_prj'.
INFO: [HLS 200-10] Adding design file './source/lab2.c' to the project
INFO: [HLS 200-10] Creating and opening solution 'C:\xilinx_trn/HLS_2020/lab2_hls_cli_flow/lab2_prj/solution1'.
INFO: [HLS 200-10] Creating and opening solution 'C:\xilinx_trn/HLS_2020/lab2_hls_cli_flow/lab2_prj/solution1'.
INFO: [HLS 200-10] Setting up the solution database.
INFO: [SVN 201-201] Setting up clock 'clk' with an uncertainty of 0.1ns.
vivado_hls>
```

Figure 4: Creating the Project

1-3-2. Enter the following command to launch the GUI with the recently created project:

```
vivado hls -p lab2 prj
```

```
Wivado HLS 2020.1 Command Prompt - vivado_hls -flab2.tcl
vivado_hls> vivado_hls -p lab2_prj
INFO: [HLS 200-10] Running 'C:/Xilinx/Vivado/2020.1/bin/unwrapped/win64.o/vivado_hls.exe'
INFO: [HLS 200-10] For user
INFO: [HLS 200-10] In directory 'C:/Xilinx_trn/HLS_2020/lab2_hls_cli_flow'
INFO: [HLS 200-10] Bringing up Vivado HLS GUI ...
```

Figure 5: Launching the GUI from the CLI

Vivado HLS 2020.1 - lab2\_prj (C:\Xilinx\_trn\HLS\_2020\lab2\_hls\_cli\_flow\lab2\_prj)

File Edit Project Solution Window Help

Explorer 

File Explorer 

Includes

Source

lab2\_prj

Includes

You should see the created project in the Explorer view.

Figure 6: Vivado HLS GUI with Recently Created Project

1-3-3. Select **Project > Project Settings** in the Vivado HLS tool GUI.

The Project Settings dialog box opens.

- 1-3-3-1. Click **Synthesis** to ensure that the design source was added to the project as entered in the Tcl file.
- 1-3-3-2. Click **Simulation** to ensure that the test bench source was added to the project as entered in the Tcl file
- 1-3-4. Close the Project Settings dialog box once the source files are verified.
- 1-3-5. Select **Solution** > **Solution Settings** in the Vivado HLS tool GUI.
  - The Solution Settings dialog box for the active solution, i.e., *Solution1*, the only solution that exists in this current project, opens.
- 1-3-6. Select **Synthesis** to ensure that the clock frequency and part number are the ones described in the Tcl file.
- 1-3-7. Close the Solution Settings dialog box once the clock frequency and device settings are verified.
- 1-3-8. Select **File** > **Exit** in the Vivado HLS tool GUI to exit the GUI.

## **Running C Simulation and Synthesizing the Design**

Step 2

In this step, you will run C simulation and synthesize the design from the Vivado HLS tool command prompt and then open the Vivado HLS tool GUI to review the project status and Synthesis report.

## 2-1. Simulate the design.

**2-1-1**. Enter the following command in the Vivado HLS tool command prompt to run C simulation:

```
csim_design -clean
```

This command compiles and runs pre-synthesis C simulation of the design using the provided C test bench.

Figure 7: Running C Simulation from the Command Prompt

#### 2-2. Synthesize the design.

2-2-1. Enter following command in the Vivado HLS tool command prompt to synthesize the design:

```
csynth design
```

This will elaborate and perform high-level synthesis on the source files added to the project. This also analyzes the sources files, validates the directives if they are present, and performs some initial code transformations.

Figure 8: Performing Synthesis from the Command Prompt

#### 2-3. Verify the Synthesis report in the Vivado HLS tool GUI.

2-3-1. Enter the following command to launch the GUI:

```
vivado hls -p lab2 prj
```

- 2-3-2. Select **Solution** > **Open Report** > **Synthesis** in the Vivado HLS tool GUI if the Synthesis report does not open automatically.
- 2-3-3. Analyze the report file.

#### **Question 3**

Write down the following details from the Synthesis report and Performance profile:

- Estimated clock period:
- Max latency (cycles):
- Max latency (time): Max latency (cycles) \* Estimated clock period =
- Loop 1 trip count:

| •    | Loop 1 Iteration Latency:                                                        |
|------|----------------------------------------------------------------------------------|
| •    | Loop1 Latency:                                                                   |
| •    | Iteration Interval:                                                              |
| •    | Number of BRAM_18K:                                                              |
| •    | Number of DSP48E used:                                                           |
| •    | Number of FFs used:                                                              |
| •    | Number of LUTs used:                                                             |
| •    | Number of URAM used:                                                             |
|      |                                                                                  |
| Que  | estion 4                                                                         |
| Exp  | lain why the lab2 Latency is one cycle more than Loop1 latency.                  |
|      |                                                                                  |
|      |                                                                                  |
|      |                                                                                  |
| Expl | lain why the lab2 Iteration Interval is one cycle more than lab2 latency.        |
|      |                                                                                  |
|      |                                                                                  |
|      |                                                                                  |
|      |                                                                                  |
|      |                                                                                  |
| 2-3- | 4. Select <b>Interface</b> > <b>Summary</b> in the Outline pane (Synthesis tab). |
|      | The report also shows the top-level interface signals generated by the tools.    |
| 2-3- | 5. Select <b>File</b> > <b>Exit</b> in the Vivado HLS tool GUI to exit the GUI.  |
|      |                                                                                  |
|      |                                                                                  |

## Co-simulating and Exporting the RTL

Step 3

In this step, you will perform C/RTL co-simulation on the generated RTL files by using the C test bench from the Vivado HLS tool command prompt. In addition, you will generate the IP from the Vivado HLS tool command prompt.

#### 3-1. Perform C/RTL co-simulation.

**3-1-1.** Enter the following command in the Vivado HLS tool command prompt to execute post-synthesis co-simulation:

```
cosim design -trace level all -tool xsim
```

```
INFO: [Common 17-206] Exiting xsim at INFO: [COSIM 212-316] Starting C post checking ... expected 400 == got 400 PASS expected 400 =
```

Figure 9: C/RTL Co-simulation

Notice that the message \*\*\* C/RTL co-simulation finished: PASS \*\*\* is displayed.

## 3-2. Export the design to IP.

3-2-1. Enter the following command to perform an RTL implementation for Verilog HDL:

```
export design -flow impl -format ip catalog
```

The -flow option will perform RTL synthesis or RTL synthesis and implementation on the generated IP based on the option given (syn|impl). Implementation is run to evaluate and provide confidence that the RTL will meet its estimated timing and area goals. These results are not included as part of the exported package.

```
#=== Post-Implementation Resource usage ===

SLICE: 3

LUT: 9

FF: 11

DSP: 1

BRAM: 0

SRL: 0

#=== Final timing ===

CP required: 6.000

CP achieved post-synthesis: 2.954

CP achieved post-implementation: 2.694

Timing met
```

Figure 10: Exporting Synthesized RTL as an IP

**Note:** Ignore the warnings.

#### 3-3. Verify the results in the Vivado HLS tool GUI.

3-3-1. Enter the following command to launch the GUI:

```
vivado hls -p lab2 prj
```

- 3-3-2. Select **Solution** > **Open Report** > **Cosimulation** in the Vivado HLS tool GUI to open the RTL Simulation report.
- 3-3-3. Select **Solution** > **Open Report** > **Export RTL** to open the Export RTL report.

#### **Question 5**

Compare Target Clock Period (CP), Estimated CP and CP achieved after implementation.

- 3-3-4. Close the Vivado HLS tool GUI.
- **3-3-5.** Enter the following command to close the Vivado HLS tool command prompt:

exit

# **Building the full lab2.tcl file**

## 4-1. Complete the lab2.tcl file.

- **4-1-1.** Browse to the *C*:\*Xilinx\_trn\HLS\_2020\lab2\_hls\_cli\_flow* directory using Windows Explorer and open **lab2.tcl** with your preferred text editor.
- **4-1-2.** Insert the following, highlighted, commands into *lab2.tcl* to complete the script:

```
# Insert the command to create new project
2
     open project -reset lab2 prj
3
4
     # Insert the command to add design file
5
     add files ./source/lab2.c
6
7
     # Insert the command to specify the top-level function
8
     set top lab2
9
10
     # Insert the command to add testbench file
11
     add files -tb ./source/lab2 test.c
12
13
     # Insert the command to create the solution named solution1
     open_solution -reset "solution1"
14
15
16
     # Insert the command to associate the device to the solution1
17
     set part {xa7a12tcsg325-10}
18
     # Insert the command to associate clock period to the solution1
19
20
     create clock -period 6 -name clk
     set_clock_uncertainty 0.1
21
22
23
     # Insert the comamnd to run C simulaiton
24
     csim design -clean
25
     # Insert the comamnd to Synthesize the design
26
27
     csynth design
28
29
     # Insert the comamnd to perform C/RTL Cosimmulation
30
     cosim design -trace level all -tool xsim
31
32
     # Insert the comamnd to export the design to IP
33
     export_design -flow impl -format ip_catalog
```

Figure 11: Full lab2.tcl script

- 4-1-3. Save the lab2.tcl file.
- 4-1-4. Exit the text editor to close the Tcl file.

# 4-2. Run complete script.

**4-2-1**. Enter the following command in the Vivado HLS tool command prompt to run the *lab2.tcl* file:

```
vivado hls -f lab2.tcl
```

Full procedure from creating the project up to exporting the IP will be implemented.

**4-2-2.** Enter the following command to close the Vivado HLS tool command prompt:

exit

# **Building the lab2\_ex.tcl file and conduct an exploration**

Step 5

- 5-1. Complete the lab2\_ex.tcl file.
- 5-1-1. Browse to the *C*:\*Xilinx\_trn\HLS\_2020\lab2\_hls\_cli\_flow* directory using Windows Explorer and open **lab2\_ex.tcl** with your preferred text editor.
- 5-1-2. Insert the commands into *lab2\_ex.tcl* to complete the script for exploration procedure:

```
1
    # The command to create new project
    open project -reset lab2 explore prj
 2
 3
    # The command to add design file
 5
    add files ./source/lab2.c
 6
7
    # The command to specify the top-level function
8
    set top lab2
9
10
    # The command to add testbench file
11
    add files -tb ./source/lab2 test.c
12
13
    # The command to create the base solution named base
    open solution -reset "base"
14
15
16
    # The command to associate the device to the solution1
17
    set part {xa7a12tcsg325-10}
18
19
    # The command to associate clock period to the solution1
20
    create clock -period 6 -name clk
21
    set clock uncertainty 0.1
22
23
    # The comamnd to run the base C simulaiton
    csim design -clean
24
```

Figure 12: lab2\_ex.tcl script (part1)

```
25
26
    # Build the lists of solution's name and target delay
27
    set all solutions {ex sol1 ex sol2 ex sol3 ex sol4 ex sol5 ex sol6}
   set all period
28
                     {{6}}
                                {7} {8}
                                              {9} {10} {11} }
29
   # The comamnd to run the loop for the lists
30
    foreach the solution $all solutions the period $all period {
31
32
33
    # The command to create the solution named from the list
34
    open_solution -reset $the_solution
35
36 # The command to associate clock period to the solution from the list
37
    create clock -period $the period -name clk
    set clock uncertainty 0.1
38
39
40
   # The command to associate the device to the solution1
   set_part {xa7a12tcsg325-1Q}
41
42
43 # The comamnd to Synthesize the design
44
   csynth design
45
   # The comamnd to perform C/RTL Cosimmulation
46
47
   cosim design -trace level all -tool xsim
48
49
   # The closing bracket for the loop
50
```

Figure 13: lab2\_ex.tcl script (part2)

- 5-1-3. Save the lab2\_ex.tcl file.
- 5-1-4. Exit the text editor to close the Tcl file.

#### 5-2. Run complete script.

**5-2-1.** Enter the following command in the Vivado HLS tool command prompt to run the *lab2\_ex.tcl* file:

```
vivado hls -f lab2 ex.tcl
```

Full procedure from creating the project up to co-simulation for each delay in the list will be implemented.

**5-2-2.** Enter the following command to close the Vivado HLS tool command prompt: exit

#### 5-3. Verify and compare the Synthesis reports in the Vivado HLS tool GUI.

5-3-1. Enter the following command to launch the GUI:

```
vivado hls -p lab2 explore prj
```



Figure 14: Vivado HLS tool GUI for lab2\_explore\_prj project

- **5-3-2**. Verify that there are *base* solution and six solutions: *ex\_sol[6:1]*.
- **5-3-3.** Verify that *ex\_sol6* is active and the target clock period is equal 11ns.
- 5-3-4. Select **Project** > **Compare Reports** in the Vivado HLS tool GUI.
- 5-3-5. In the window appeared select all solutions for comparing.



Figure 15: Solutions to compare - report

5-3-6. Use data from the *compare\_report* tab to complete the spreadsheet as it done on the following figure (An example of the spreadsheet is in file ./source/lab2\_ex.xlsx).

Pay attention that Latency (ns) is calculated by multiplying Clock estimated (ns) on Latency (cycles).

|           |                | ex_sol1 | ex_sol2 | ex_sol3 | ex_sol4 | ex_sol5 | ex_sol6 |
|-----------|----------------|---------|---------|---------|---------|---------|---------|
| Clock     | Target (ns)    | 6       | 7       | 8       | 9       | 10      | 11      |
| Clock     | Estimated (ns) | 3,82    | 6,44    | 7,18    | 7,18    | 9,33    | 9,33    |
| Latanav   | (cycles)       | 17      | 13      | 13      | 13      | 9       | 9       |
| Latency   | (ns)           | 65      | 84      | 93      | 93      | 84      | 84      |
|           | BRAM_18K       | 0       | 0       | 0       | 0       | 0       | 0       |
|           | DSP48E         | 1       | 1       | 1       | 1       | 1       | 1       |
| Resources | FF             | 27      | 26      | 42      | 42      | 25      | 25      |
|           | LUT            | 72      | 66      | 66      | 66      | 60      | 60      |
|           | URAM           | 0       | 0       | 0       | 0       | 0       | 0       |

Figure 16: Solutions to compare - spreadsheet

5-3-7. Construct the diagram by using Latency (ns) and FF, LUT resources (DSP, BRAM18, URAM have constant values and can be omitted). (An example of the spreadsheet with the diagram is in file ./source/lab2\_ex.xlsx).



Figure 17: Solutions to compare - diagram

## **Question 6**

Explain which solution, in your opinion, is the best (criteria are max performance and min resources) and why do you think so.

# **Summary**

In this lab, you learned how to use the Vivado HLS tool command prompt to:

- Create the Vivado HLS tool project
- Create a solution with the desired settings
- Execute major actions in the Vivado HLS (simulate, synthesize, cosimulate and export the RTL of the design) design flow